Numonyx® Forté™ Serial Flash Memory
M25P80
8 Mbit, low voltage, serial Flash memory
with 75 MHz SPI bus interface
Features
•
SPI bus compatible serial interface
•
75 MHz Clock rate (maximum)
•
2.7 V to 3.6 V single supply voltage
•
8 Mbit of Flash memory
•
Page Program (up to 256 bytes) in 0.64 ms
(typical)
•
Sector Erase (512 Kbit) in 0.6 s (typical)
•
Bulk Erase (8 Mbit) in 8 s (typical)
•
Hardware Write protection: protected area size
defined by three non-volatile bits (BP0, BP1
and BP2)
•
Deep Power-down mode 1 µA (typical)
•
Electronic signatures
– JEDEC Standard two-byte signature
(2014h)
– Unique ID code (UID) +16 bytes of CFI
data
– RES instruction one-byte signature (13h)
for backward compatibility
•
More than 100 000 Program/Erase cycles per
sector
•
More than 20 years’ data retention
•
Packages
– RoHS compliant
•
Automotive Certified Parts Available
April 2010
SO8W (MW)
208 mils width
SO8 (MN)
150 mils width
VFDFPN8 (MP)
6 x 5 mm (MLP8)
PDIP8 (BA)
300 mils width
Rev 23
UFDFPN8 (MC)
(MLP8 4 x 3 mm)
1/57
www.numonyx.com
Downloaded from Elcodis.com electronic components distributor
1
Contents
M25P80
Contents
1
Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
2
Signal description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
2.1
Serial Data output (Q) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
2.2
Serial Data input (D) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
2.3
Serial Clock (C) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
2.4
Chip Select (S) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
2.5
Hold (HOLD) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
2.6
Write Protect (W) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
2.7
VCC supply voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
2.8
VSS ground . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
3
SPI modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
4
Operating features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
4.1
Page Programming . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
4.2
Sector Erase and Bulk Erase . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
4.3
Polling During a Write, Program or Erase Cycle . . . . . . . . . . . . . . . . . . . 12
4.4
Active Power, Standby Power and Deep Power-down modes . . . . . . . . . 12
4.5
Status Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
4.6
Protection modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
4.7
Hold condition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
5
Memory organization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
6
Instructions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
6.1
Write Enable (WREN) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
6.2
Write Disable (WRDI) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
6.3
Read Identification (RDID) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
6.4
Read Status Register (RDSR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
6.4.1
WIP bit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
6.4.2
WEL bit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
6.4.3
BP2, BP1, BP0 bits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
2/57
Downloaded from Elcodis.com electronic components distributor
M25P80
Contents
6.4.4
SRWD bit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
6.5
Write Status Register (WRSR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
6.6
Read Data Bytes (READ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
6.7
Read Data Bytes at Higher Speed (FAST_READ) . . . . . . . . . . . . . . . . . . 28
6.8
Page Program (PP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
6.9
Sector Erase (SE) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
6.10
Bulk Erase (BE) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
6.11
Deep Power-down (DP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
6.12
Release from Deep Power-down and Read Electronic Signature (RES) . 34
7
Power-up and Power-down . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
8
Initial delivery state . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
9
Maximum rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
10
DC and AC parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
11
Package mechanical . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46
12
Ordering Information, Standard Parts . . . . . . . . . . . . . . . . . . . . . . . . . . 52
13
Ordering Information, Automotive Parts . . . . . . . . . . . . . . . . . . . . . . . . 53
14
Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54
3/57
Downloaded from Elcodis.com electronic components distributor
List of tables
M25P80
List of tables
Table 1.
Table 2.
Table 3.
Table 4.
Table 5.
Table 6.
Table 7.
Table 8.
Table 9.
Table 10.
Table 11.
Table 12.
Table 13.
Table 14.
Table 15.
Table 16.
Table 17.
Table 18.
Table 19.
Table 20.
Table 21.
Table 22.
Table 23.
Table 24.
Signal names . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Protected area sizes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Memory organization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Instruction set . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Read Identification (RDID) data-out sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Status Register format . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Protection modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Power-up timing and VWI threshold . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
Operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Data retention and endurance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
AC measurement conditions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Capacitance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
DC characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40
AC characteristics (75 MHz operation) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
AC characteristics (25 MHz operation) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43
VFQFPN8 (MLP8) 8-lead Very thin Fine Pitch Quad Flat Package No lead,
6 × 5 mm, package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46
SO8 wide – 8 lead Plastic Small Outline, 208 mils body width,
package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47
SO8N – 8 lead Plastic Small Outline, 150 mils body width, package
mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48
PDIP8 – 8 lead Plastic Small Outline, 300 mils body width, package
mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49
UFDFPN (MLP8) 8-lead ultra thin fine pitch dual flat package no lead, 4X3 mm package mechanical data51
Ordering information scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52
Ordering information scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53
Document revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54
4/57
Downloaded from Elcodis.com electronic components distributor
M25P80
List of figures
List of figures
Figure 1.
Figure 2.
Figure 3.
Figure 4.
Figure 5.
Figure 6.
Figure 7.
Figure 8.
Figure 9.
Figure 10.
Figure 11.
Figure 12.
Figure 13.
Logic diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
VFQFPN, SO8, and PDIP8 connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Bus Master and memory devices on the SPI bus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
SPI modes supported . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Hold condition activation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Write Enable (WREN) instruction sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Write Disable (WRDI) instruction sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Read Identification (RDID) instruction sequence and data-out sequence . . . . . . . . . . . . . 22
Read Status Register (RDSR) instruction sequence and data-out sequence . . . . . . . . . . 24
Write Status Register (WRSR) instruction sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
Read Data Bytes (READ) instruction sequence and data-out sequence . . . . . . . . . . . . . . 27
Read Data Bytes at Higher Speed (FAST_READ) instruction sequence
and data-out sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Figure 14. Page Program (PP) instruction sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Figure 15. Sector Erase (SE) instruction sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Figure 16. Bulk Erase (BE) instruction sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
Figure 17. Deep Power-down (DP) instruction sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
Figure 18. Release from Deep Power-down and Read Electronic Signature (RES) instruction
sequence and data-out sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
Figure 19. Release from Deep Power-down (RES) instruction sequence . . . . . . . . . . . . . . . . . . . . . . 35
Figure 20. Power-up timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Figure 21. AC measurement I/O waveform . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Figure 22. Serial input timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44
Figure 23. Write Protect setup and hold timing during WRSR when SRWD = 1 . . . . . . . . . . . . . . . . . 44
Figure 24. Hold timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
Figure 25. Output timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
Figure 26. VFQFPN8 (MLP8) 8-lead Very thin Fine Pitch Quad Flat Package No lead,
6 × 5 mm, package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46
Figure 27. SO8 wide – 8 lead Plastic Small Outline, 208 mils body width, package outline . . . . . . . . 47
Figure 28. SO8N – 8 lead Plastic Small Outline, 150 mils body width, package outline . . . . . . . . . . . 48
Figure 29. PDIP8 – 8 lead Plastic Small Outline, 300 mils body width, package outline . . . . . . . . . . . 49
Figure 30. UFDFPN (MLP8) 8-lead ultra thin fine pitch dual flat package no lead, 4X3 mm package mechanical data50
5/57
Downloaded from Elcodis.com electronic components distributor
Description
1
M25P80
Description
The M25P80 is an 8 Mbit (1 Mbit × 8) Serial Flash memory, with advanced write protection
mechanisms, accessed by a high speed SPI-compatible bus.
The memory can be programmed 1 to 256 bytes at a time, using the Page Program
instruction.
The memory is organized as 16 sectors, each containing 256 pages. Each page is 256
bytes wide. Thus, the whole memory can be viewed as consisting of 4096 pages, or
1,048,576 bytes.
The whole memory can be erased using the Bulk Erase instruction, or a sector at a time,
using the Sector Erase instruction.
In order to meet environmental requirements, Numonyx offers the M25P80 in RoHS
compliant packages, which are Lead-free.
Figure 1.
Logic diagram
VCC
D
Q
C
S
M25P80
W
HOLD
VSS
AI04964
Table 1.
Signal names
Signal name
Function
Direction
C
Serial Clock
Input
D
Serial Data input
Input
Q
Serial Data output
Output
S
Chip Select
Input
W
Write Protect
Input
HOLD
Hold
Input
VCC
Supply voltage
—
VSS
Ground
—
6/57
Downloaded from Elcodis.com electronic components distributor
M25P80
Description
Figure 2.
VFQFPN, SO8, and PDIP8 connections
M25P80
S
Q
W
VSS
1
2
3
4
8
7
6
5
VCC
HOLD
C
D
AI04965B
1. There is an exposed central pad on the underside of the VFQFPN package. This is pulled, internally, to
VSS, and must not be allowed to be connected to any other voltage or signal line on the PCB.
2. See Package mechanical section for package dimensions, and how to identify pin-1.
7/57
Downloaded from Elcodis.com electronic components distributor
Signal description
2
Signal description
2.1
Serial Data output (Q)
M25P80
This output signal is used to transfer data serially out of the device. Data is shifted out on the
falling edge of Serial Clock (C).
2.2
Serial Data input (D)
This input signal is used to transfer data serially into the device. It receives instructions,
addresses, and the data to be programmed. Values are latched on the rising edge of Serial
Clock (C).
2.3
Serial Clock (C)
This input signal provides the timing of the serial interface. Instructions, addresses, or data
present at Serial Data Input (D) are latched on the rising edge of Serial Clock (C). Data on
Serial Data Output (Q) changes after the falling edge of Serial Clock (C).
2.4
Chip Select (S)
When this input signal is High, the device is deselected and Serial Data Output (Q) is at high
impedance. Unless an internal Program, Erase or Write Status Register cycle is in progress,
the device will be in the Standby mode (this is not the Deep Power-down mode). Driving
Chip Select (S) Low enables the device, placing it in the active power mode.
After Power-up, a falling edge on Chip Select (S) is required prior to the start of any
instruction.
2.5
Hold (HOLD)
The Hold (HOLD) signal is used to pause any serial communications with the device without
deselecting the device.
During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data
Input (D) and Serial Clock (C) are Don’t Care.
To start the Hold condition, the device must be selected, with Chip Select (S) driven Low.
2.6
Write Protect (W)
The main purpose of this input signal is to freeze the size of the area of memory that is
protected against program or erase instructions (as specified by the values in the BP2, BP1
and BP0 bits of the Status Register).
8/57
Downloaded from Elcodis.com electronic components distributor
M25P80
2.7
Signal description
VCC supply voltage
VCC is the supply voltage.
2.8
VSS ground
VSS is the reference for the VCC supply voltage.
9/57
Downloaded from Elcodis.com electronic components distributor
SPI modes
3
M25P80
SPI modes
These devices can be driven by a microcontroller with its SPI peripheral running in either of
the two following modes:
CPOL=0, CPHA=0
CPOL=1, CPHA=1
For these two modes, input data is latched in on the rising edge of Serial Clock (C), and
output data is available from the falling edge of Serial Clock (C).
The difference between the two modes, as shown in Figure 4, is the clock polarity when the
bus master is in Standby mode and not transferring data:
Figure 3.
C remains at 0 for (CPOL=0, CPHA=0)
C remains at 1 for (CPOL=1, CPHA=1)
Bus Master and memory devices on the SPI bus
VSS
VCC
R
SDO
SPI Interface with
(CPOL, CPHA) =
(0, 0) or (1, 1)
SDI
SCK
VCC
C Q D
SPI Bus Master
SPI Memory
Device
R
CS3
VCC
C Q D
VSS
C Q D
VCC
VSS
SPI Memory
Device
R
VSS
SPI Memory
Device
R
CS2 CS1
S
W
HOLD
S
W
HOLD
S
W
HOLD
AI12836b
1. The Write Protect (W) and Hold (HOLD) signals should be driven, High or Low as appropriate.
Figure 3 shows an example of three devices connected to an MCU, on an SPI bus. Only
one device is selected at a time, so only one device drives the Serial Data Output (Q) line at
a time, the other devices are high impedance. Resistors R (represented in Figure 3) ensure
that the M25P80 is not selected if the Bus Master leaves the S line in the high impedance
state. As the Bus Master may enter a state where all inputs/outputs are in high impedance at
the same time (for example, when the Bus Master is reset), the clock line (C) must be
connected to an external pull-down resistor so that, when all inputs/outputs become high
impedance, the S line is pulled High while the C line is pulled Low (thus ensuring that S and
C do not become High at the same time, and so, that the tSHCH requirement is met). The
typical value of R is 100K Ω, assuming that the time constant R*Cp (Cp = parasitic
capacitance of the bus line) is shorter than the time during which the Bus Master leaves the
SPI bus in high impedance.
10/57
Downloaded from Elcodis.com electronic components distributor
M25P80
SPI modes
Example: Cp = 50 pF, that is R*Cp = 5 µs: the application must ensure that the Bus Master
never leaves the SPI bus in the high impedance state for a time period shorter than 5 µs.
Figure 4.
SPI modes supported
CPOL CPHA
0
0
C
1
1
C
D
Q
MSB
MSB
AI01438B
11/57
Downloaded from Elcodis.com electronic components distributor
Operating features
4
Operating features
4.1
Page Programming
M25P80
To program one data byte, two instructions are required: Write Enable (WREN), which is
one byte, and a Page Program (PP) sequence, which consists of four bytes plus data. This
is followed by the internal Program cycle (of duration tPP).
To spread this overhead, the Page Program (PP) instruction allows up to 256 bytes to be
programmed at a time (changing bits from 1 to 0), provided that they lie in consecutive
addresses on the same page of memory.
For optimized timings, it is recommended to use the Page Program (PP) instruction to
program all consecutive targeted bytes in a single sequence versus using several Page
Program (PP) sequences with each containing only a few bytes (see Page Program (PP),
and Table 15: AC characteristics (75 MHz operation)).
4.2
Sector Erase and Bulk Erase
The Page Program (PP) instruction allows bits to be reset from 1 to 0. Before this can be
applied, the bytes of memory need to have been erased to all 1s (FFh). This can be
achieved either a sector at a time, using the Sector Erase (SE) instruction, or throughout the
entire memory, using the Bulk Erase (BE) instruction. This starts an internal Erase cycle (of
duration tSE or tBE).
The Erase instruction must be preceded by a Write Enable (WREN) instruction.
4.3
Polling During a Write, Program or Erase Cycle
A further improvement in the time to Write Status Register (WRSR), Program (PP) or Erase
(SE or BE) can be achieved by not waiting for the worst case delay (tW, tPP, tSE, or tBE). The
Write In Progress (WIP) bit is provided in the Status Register so that the application program
can monitor its value, polling it to establish when the previous Write cycle, Program cycle or
Erase cycle is complete.
4.4
Active Power, Standby Power and Deep Power-down modes
When Chip Select (S) is Low, the device is enabled, and in the Active Power mode.
When Chip Select (S) is High, the device is disabled, but could remain in the Active Power
mode until all internal cycles have completed (Program, Erase, Write Status Register). The
device then goes in to the Standby Power mode. The device consumption drops to ICC1.
The Deep Power-down mode is entered when the specific instruction (the Enter Deep
Power-down mode (DP) instruction) is executed. The device consumption drops further to
ICC2. The device remains in this mode until another specific instruction (the Release from
Deep Power-down mode and Read Electronic Signature (RES) instruction) is executed.
All other instructions are ignored while the device is in the Deep Power-down mode. This
can be used as an extra software protection mechanism, when the device is not in active
use, to protect the device from inadvertent Write, Program or Erase instructions.
12/57
Downloaded from Elcodis.com electronic components distributor
M25P80
4.5
Operating features
Status Register
The Status Register contains a number of status and control bits that can be read or set (as
appropriate) by specific instructions. For a detailed description of the Status Register bits,
see Section 6.4: Read Status Register (RDSR).
4.6
Protection modes
The environments where non-volatile memory devices are used can be very noisy. No SPI
device can operate correctly in the presence of excessive noise. To help combat this, the
M25P80 boasts the following data protection mechanisms:
Power-On Reset and an internal timer (tPUW) can provide protection against
inadvertent changes while the power supply is outside the operating specification.
Program, Erase, and Write Status Register instructions are checked that they consist of
a number of clock pulses that is a multiple of eight, before they are accepted for
execution.
All instructions that modify data must be preceded by a Write Enable (WREN)
instruction to set the Write Enable Latch (WEL) bit. This bit is returned to its reset state
after the following events:
–
Power-up
–
Write Disable (WRDI) instruction completion
–
Write Status Register (WRSR) instruction completion
–
Page Program (PP) instruction completion
–
Sector Erase (SE) instruction completion
–
Bulk Erase (BE) instruction completion
Software Protected Mode (SPM): The Block Protect bits (BP2, BP1, BP0) allow part of
the memory to be configured as read-only.
Hardware Protected Mode (HPM): The Write Protect (W) signal allows the Block
Protect bits (BP2, BP1, BP0) and the Status Register Write Disable bit (SRWD) to be
protected.
In addition to the low power consumption feature, the Deep Power-down mode offers extra
software protection from inadvertent Write, Program and Erase instructions, as all
instructions are ignored except one particular instruction (the Release from Deep Powerdown instruction).
Table 2.
Protected area sizes
Status Register
content
Memory content
BP2 BP1 BP0
bit
bit
bit
Protected area
Unprotected area
0
0
0
none
All sectors(1) (sixteen sectors: 0 to 15)
0
0
1
Upper sixteenth (Sector 15)
Lower fifteen-sixteenths (fifteen sectors:
0 to 14)
0
1
0
Upper eighth (two sectors: 14 and 15)
Lower seven-eighths (fourteen sectors:
0 to 13)
0
1
1
Upper quarter (four sectors: 12 to 15)
Lower three-quarters (twelve sectors: 0
to 11)
13/57
Downloaded from Elcodis.com electronic components distributor
Operating features
M25P80
Table 2.
Protected area sizes
Status Register
content
Memory content
BP2 BP1 BP0
bit
bit
bit
Protected area
Unprotected area
1
0
0
Upper half (eight sectors: 8 to 15)
Lower half (eight sectors: 0 to 7)
1
0
1
All sectors (sixteen sectors: 0 to 15)
none
1
1
0
All sectors (sixteen sectors: 0 to 15)
none
1
1
1
All sectors (sixteen sectors: 0 to 15)
none
1. The device is ready to accept a Bulk Erase instruction only if all Block Protect bits (BP2, BP1, BP0) are 0.
4.7
Hold condition
The Hold (HOLD) signal is used to pause any serial communications with the device without
resetting the clocking sequence. However, taking this signal Low does not terminate any
Write Status Register, Program or Erase cycle that is currently in progress.
To enter the Hold condition, the device must be selected, with Chip Select (S) Low. The Hold
condition starts on the falling edge of the Hold (HOLD) signal, provided that this coincides
with Serial Clock (C) being Low (as shown in Figure 5). The Hold condition ends on the
rising edge of the Hold (HOLD) signal, provided that this coincides with Serial Clock (C)
being Low.
If the falling edge does not coincide with Serial Clock (C) being Low, the Hold condition
starts after Serial Clock (C) next goes Low. Similarly, if the rising edge does not coincide
with Serial Clock (C) being Low, the Hold condition ends after Serial Clock (C) next goes
Low. (This is shown in Figure 5: Hold condition activation).
During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data
Input (D) and Serial Clock (C) are Don’t Care.
Normally, the device is kept selected, with Chip Select (S) driven Low, for the whole duration
of the Hold condition. This is to ensure that the state of the internal logic remains unchanged
from the moment of entering the Hold condition.
If Chip Select (S) goes High while the device is in the Hold condition, this has the effect of
resetting the internal logic of the device. To restart communication with the device, it is
necessary to drive Hold (HOLD) High, and then to drive Chip Select (S) Low. This prevents
the device from going back to the Hold condition.
14/57
Downloaded from Elcodis.com electronic components distributor
M25P80
Operating features
Figure 5.
Hold condition activation
C
HOLD
Hold
Condition
(standard use)
Hold
Condition
(non-standard use)
AI02029D
15/57
Downloaded from Elcodis.com electronic components distributor
Memory organization
5
M25P80
Memory organization
The memory is organized as:
1,048,576 bytes (8 bits each)
16 sectors (512 Kbits or 65,536 bytes each)
4096 pages (256 bytes each).
Each page can be individually programmed (bits are programmed from 1 to 0). The device is
Sector or Bulk Erasable (bits are erased from 0 to 1) but not Page Erasable.
Table 3.
Memory organization
Sector
Address range
15
F0000h
FFFFFh
14
E0000h
EFFFFh
13
D0000h
DFFFFh
12
C0000h
CFFFFh
11
B0000h
BFFFFh
10
A0000h
AFFFFh
9
90000h
9FFFFh
8
80000h
8FFFFh
7
70000h
7FFFFh
6
60000h
6FFFFh
5
50000h
5FFFFh
4
40000h
4FFFFh
3
30000h
3FFFFh
2
20000h
2FFFFh
1
10000h
1FFFFh
0
00000h
0FFFFh
16/57
Downloaded from Elcodis.com electronic components distributor
M25P80
Memory organization
Figure 6.
Block diagram
HOLD
W
High Voltage
Generator
Control Logic
S
C
D
I/O Shift Register
Q
Address Register
and Counter
Status
Register
256 Byte
Data Buffer
FFFFFh
Y Decoder
Size of the
read-only
memory area
00000h
000FFh
256 Bytes (Page Size)
X Decoder
AI04987
17/57
Downloaded from Elcodis.com electronic components distributor
Instructions
6
M25P80
Instructions
All instructions, addresses, and data are shifted in and out of the device, most significant bit
first.
Serial Data Input (D) is sampled on the first rising edge of Serial Clock (C) after Chip Select
(S) is driven Low. Then, the one-byte instruction code must be shifted in to the device, most
significant bit first, on Serial Data input (D), each bit being latched on the rising edges of
Serial Clock (C). The instruction set is listed in Table 4.
Every instruction sequence starts with a one-byte instruction code. Depending on the
instruction, this might be followed by address bytes, or by data bytes, or by both or none.
In the case of a Read Data Bytes (READ), Read Data Bytes at Higher Speed (Fast_Read),
Read Status Register (RDSR), Read Identification (RDID) or Release from Deep Powerdown, and Read Electronic Signature (RES) instruction, the shifted-in instruction sequence
is followed by a data-out sequence. Chip Select (S) can be driven High after any bit of the
data-out sequence is being shifted out.
In the case of a Page Program (PP), Sector Erase (SE), Bulk Erase (BE), Write Status
Register (WRSR), Write Enable (WREN), Write Disable (WRDI) or Deep Power-down (DP)
instruction, Chip Select (S) must be driven High exactly at a byte boundary, otherwise the
instruction is rejected, and is not executed. That is, Chip Select (S) must driven High when
the number of clock pulses after Chip Select (S) being driven Low is an exact multiple of
eight.
All attempts to access the memory array during a Write Status Register cycle, Program
cycle or Erase cycle are ignored, and the internal Write Status Register cycle, Program
cycle or Erase cycle continues unaffected.
Table 4.
Instruction set
Instruction
Description
One-byte
instruction code
Address
bytes
Dummy
bytes
Data
bytes
WREN
Write Enable
0000 0110
06h
0
0
0
WRDI
Write Disable
0000 0100
04h
0
0
0
RDID
Read Identification
1001 1111
9Fh
0
0
1 to 20
RDSR
Read Status Register
0000 0101
05h
0
0
1 to ∞
WRSR
Write Status Register
0000 0001
01h
0
0
1
READ
Read Data Bytes
0000 0011
03h
3
0
1 to ∞
Read Data Bytes at Higher
Speed
0000 1011
0Bh
3
1
1 to ∞
PP
Page Program
0000 0010
02h
3
0
1 to 256
SE
Sector Erase
1101 1000
D8h
3
0
0
BE
Bulk Erase
1100 0111
C7h
0
0
0
DP
Deep Power-down
1011 1001
B9h
0
0
0
(1)
FAST_READ
18/57
Downloaded from Elcodis.com electronic components distributor
M25P80
Instructions
Table 4.
Instruction set
Instruction
RES
One-byte
instruction code
Description
Release from Deep Powerdown, and Read Electronic
Signature
1010 1011
Address
bytes
Dummy
bytes
Data
bytes
0
3
1 to ∞
0
0
0
ABh
Release from Deep Powerdown
1. The RDID instruction is available only for parts made with 110 nm Technology identified with Process letter
'4'. (Details of how to find the Technology Process in the part marking are given in AN1995, see also
Section 12: Ordering Information, Standard Parts.)
6.1
Write Enable (WREN)
The Write Enable (WREN) instruction (Figure 7) sets the Write Enable Latch (WEL) bit.
The Write Enable Latch (WEL) bit must be set prior to every Page Program (PP), Sector
Erase (SE), Bulk Erase (BE) and Write Status Register (WRSR) instruction.
The Write Enable (WREN) instruction is entered by driving Chip Select (S) Low, sending the
instruction code, and then driving Chip Select (S) High.
Figure 7.
Write Enable (WREN) instruction sequence
S
0
1
2
3
4
5
6
7
C
Instruction
D
High Impedance
Q
AI02281E
6.2
Write Disable (WRDI)
The Write Disable (WRDI) instruction (Figure 8) resets the Write Enable Latch (WEL) bit.
The Write Disable (WRDI) instruction is entered by driving Chip Select (S) Low, sending the
instruction code, and then driving Chip Select (S) High.
The Write Enable Latch (WEL) bit is reset under the following conditions:
Power-up
Write Disable (WRDI) instruction completion
Write Status Register (WRSR) instruction completion
Page Program (PP) instruction completion
Sector Erase (SE) instruction completion
Bulk Erase (BE) instruction completion
19/57
Downloaded from Elcodis.com electronic components distributor
Instructions
Figure 8.
M25P80
Write Disable (WRDI) instruction sequence
S
0
1
2
3
4
5
6
7
C
Instruction
D
High Impedance
Q
AI03750D
20/57
Downloaded from Elcodis.com electronic components distributor
M25P80
6.3
Instructions
Read Identification (RDID)
The Read Identification (RDID) instruction allows to read the device identification data:
Manufacturer identification (one byte)
Device identification (two bytes)
A Unique ID code (UID) followed by 16 bytes of CFI data
The manufacturer identification is assigned by JEDEC, and has the value 20h for Numonyx.
The device identification is assigned by the device manufacturer, and indicates the memory
type in the first byte (20h), and the memory capacity of the device in the second byte (14h).
The UID contains the length of the following data in the first byte (set to 10h), and 16 bytes
of the optional Customized Factory Data (CFD) content. The CFD bytes are read-only and
can be programmed with customers data upon their request. If the customers do not make
requests, the devices are shipped with all the CFD bytes programmed to zero (00h).
Note:
See Section 12: Ordering Information, Standard Parts on page 52 for CFD programmed
devices.
Any Read Identification (RDID) instruction while an Erase or Program cycle is in progress, is
not decoded, and has no effect on the cycle that is in progress.
The device is first selected by driving Chip Select (S) Low. Then, the 8-bit instruction code
for the instruction is shifted in. After this, the 24-bit device identification, stored in the
memory, the 8-bit Unique ID code followed by 16 bytes of CFI content will be shifted out on
Serial Data Output (Q). Each bit is shifted out during the falling edge of Serial Clock (C).
The instruction sequence is shown in Figure 9.
The Read Identification (RDID) instruction is terminated by driving Chip Select (S) High at
any time during data output.
When Chip Select (S) is driven High, the device is put in the Standby Power mode. Once in
the Standby Power mode, the device waits to be selected, so that it can receive, decode and
execute instructions.
Table 5.
Read Identification (RDID) data-out sequence
Manufacturer
identification
Device identification
Memory type
Memory capacity
20h
14h
20h
UID
CFI content
10h
16 bytes
21/57
Downloaded from Elcodis.com electronic components distributor
Instructions
Figure 9.
M25P80
Read Identification (RDID) instruction sequence and data-out sequence
S
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15 16 17 18
28 29 30 31
C
Instruction
D
Manufacturer Identification
UID + CFI Data
Device Identification
High Impedance
Q
15 14 13
MSB
MSB
3
2
1
0
MSB
AI06809c
22/57
Downloaded from Elcodis.com electronic components distributor
M25P80
6.4
Instructions
Read Status Register (RDSR)
The Read Status Register (RDSR) instruction allows the Status Register to be read. The
Status Register may be read at any time, even while a Program, Erase or Write Status
Register cycle is in progress. When one of these cycles is in progress, it is recommended to
check the Write In Progress (WIP) bit before sending a new instruction to the device. It is
also possible to read the Status Register continuously, as shown in Figure 10.
Table 6.
Status Register format
b7
SRWD
b0
0
0
BP2
BP1
BP0
WEL
WIP
Status Register Write Protect
Block Protect bits
Write Enable Latch bit
Write In Progress bit
The status and control bits of the Status Register are as follows:
6.4.1
WIP bit
The Write In Progress (WIP) bit indicates whether the memory is busy with a Write Status
Register, Program or Erase cycle. When set to 1, such a cycle is in progress, when reset to
0 no such cycle is in progress.
6.4.2
WEL bit
The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch.
When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable
Latch is reset and no Write Status Register, Program or Erase instruction is accepted.
6.4.3
BP2, BP1, BP0 bits
The Block Protect (BP2, BP1, BP0) bits are non-volatile. They define the size of the area to
be software protected against Program and Erase instructions. These bits are written with
the Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP2,
BP1, BP0) bits is set to 1, the relevant memory area (as defined in Table 2) becomes
protected against Page Program (PP) and Sector Erase (SE) instructions. The Block Protect
(BP2, BP1, BP0) bits can be written provided that the Hardware Protected mode has not
been set. The Bulk Erase (BE) instruction is executed if, and only if, both Block Protect
(BP2, BP1, BP0) bits are 0.
6.4.4
SRWD bit
The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write
Protect (W) signal. The Status Register Write Disable (SRWD) bit and Write Protect (W)
signal allow the device to be put in the Hardware Protected mode (when the Status Register
Write Disable (SRWD) bit is set to 1, and Write Protect (W) is driven Low). In this mode, the
non-volatile bits of the Status Register (SRWD, BP2, BP1, BP0) become read-only bits and
the Write Status Register (WRSR) instruction is no longer accepted for execution.
23/57
Downloaded from Elcodis.com electronic components distributor
Instructions
M25P80
Figure 10. Read Status Register (RDSR) instruction sequence and data-out
sequence
S
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15
C
Instruction
D
Status Register Out
Status Register Out
High Impedance
Q
7
MSB
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
7
MSB
AI02031E
24/57
Downloaded from Elcodis.com electronic components distributor
M25P80
6.5
Instructions
Write Status Register (WRSR)
The Write Status Register (WRSR) instruction allows new values to be written to the Status
Register. Before it can be accepted, a Write Enable (WREN) instruction must previously
have been executed. After the Write Enable (WREN) instruction has been decoded and
executed, the device sets the Write Enable Latch (WEL).
The Write Status Register (WRSR) instruction is entered by driving Chip Select (S) Low,
followed by the instruction code and the data byte on Serial Data input (D).
The instruction sequence is shown in Figure 11.
The Write Status Register (WRSR) instruction has no effect on b6, b5, b1 and b0 of the
Status Register. b6 and b5 are always read as 0.
Chip Select (S) must be driven High after the eighth bit of the data byte has been latched in.
If not, the Write Status Register (WRSR) instruction is not executed. As soon as Chip Select
(S) is driven High, the self-timed Write Status Register cycle (whose duration is tW) is
initiated. While the Write Status Register cycle is in progress, the Status Register may still
be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP)
bit is 1 during the self-timed Write Status Register cycle, and is 0 when it is completed.
When the cycle is completed, the Write Enable Latch (WEL) is reset.
The Write Status Register (WRSR) instruction allows the user to change the values of the
Block Protect (BP2, BP1, BP0) bits, to define the size of the area that is to be treated as
read-only, as defined in Table 2. The Write Status Register (WRSR) instruction also allows
the user to set or reset the Status Register Write Disable (SRWD) bit in accordance with the
Write Protect (W) signal. The Status Register Write Disable (SRWD) bit and Write Protect
(W) signal allow the device to be put in the Hardware Protected Mode (HPM). The Write
Status Register (WRSR) instruction is not executed once the Hardware Protected Mode
(HPM) is entered.
Figure 11.
Write Status Register (WRSR) instruction sequence
S
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15
C
Instruction
Status
Register In
7
D
High Impedance
6
5
4
3
2
1
0
MSB
Q
AI02282D
25/57
Downloaded from Elcodis.com electronic components distributor
Instructions
M25P80
Table 7.
Protection modes
W
SRWD
signal
bit
1
0
0
0
1
1
0
1
Mode
Write Protection of the
Status Register
Memory content
Protected area(1)
Unprotected area(1)
Status Register is
Writable (if the WREN
Software instruction has set the
Protected WEL bit)
(SPM)
The values in the SRWD,
BP2, BP1 and BP0 bits
can be changed
Protected against
Page Program,
Sector Erase and
Bulk Erase
Ready to accept
Page Program and
Sector Erase
instructions
Status Register is
Hardware Hardware write protected
Protected The values in the SRWD,
(HPM)
BP2, BP1 and BP0 bits
cannot be changed
Protected against
Page Program,
Sector Erase and
Bulk Erase
Ready to accept
Page Program and
Sector Erase
instructions
1. As defined by the values in the Block Protect (BP2, BP1, BP0) bits of the Status Register, as shown in
Table 2.
The protection features of the device are summarized in Table 7.
When the Status Register Write Disable (SRWD) bit of the Status Register is 0 (its initial
delivery state), it is possible to write to the Status Register provided that the Write Enable
Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction, regardless
of the whether Write Protect (W) is driven High or Low.
When the Status Register Write Disable (SRWD) bit of the Status Register is set to 1, two
cases need to be considered, depending on the state of Write Protect (W):
If Write Protect (W) is driven High, it is possible to write to the Status Register provided
that the Write Enable Latch (WEL) bit has previously been set by a Write Enable
(WREN) instruction.
If Write Protect (W) is driven Low, it is not possible to write to the Status Register even
if the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN)
instruction. (Attempts to write to the Status Register are rejected, and are not accepted
for execution). As a consequence, all the data bytes in the memory area that are
software protected (SPM) by the Block Protect (BP2, BP1, BP0) bits of the Status
Register, are also hardware protected against data modification.
Regardless of the order of the two events, the Hardware Protected Mode (HPM) can be
entered:
by setting the Status Register Write Disable (SRWD) bit after driving Write Protect (W)
Low
or by driving Write Protect (W) Low after setting the Status Register Write Disable
(SRWD) bit.
The only way to exit the Hardware Protected Mode (HPM) once entered is to pull Write
Protect (W) High.
If Write Protect (W) is permanently tied High, the Hardware Protected Mode (HPM) can
never be activated, and only the Software Protected Mode (SPM), using the Block Protect
(BP2, BP1, BP0) bits of the Status Register, can be used.
26/57
Downloaded from Elcodis.com electronic components distributor
M25P80
6.6
Instructions
Read Data Bytes (READ)
The device is first selected by driving Chip Select (S) Low. The instruction code for the Read
Data Bytes (READ) instruction is followed by a 3-byte address (A23-A0), each bit being
latched-in during the rising edge of Serial Clock (C). Then the memory contents, at that
address, is shifted out on Serial Data Output (Q), each bit being shifted out, at a maximum
frequency fR, during the falling edge of Serial Clock (C).
The instruction sequence is shown in Figure 12.
The first byte addressed can be at any location. The address is automatically incremented
to the next higher address after each byte of data is shifted out. The whole memory can,
therefore, be read with a single Read Data Bytes (READ) instruction. When the highest
address is reached, the address counter rolls over to 000000h, allowing the read sequence
to be continued indefinitely.
The Read Data Bytes (READ) instruction is terminated by driving Chip Select (S) High. Chip
Select (S) can be driven High at any time during data output. Any Read Data Bytes (READ)
instruction, while an Erase, Program or Write cycle is in progress, is rejected without having
any effects on the cycle that is in progress.
Figure 12. Read Data Bytes (READ) instruction sequence and data-out sequence
S
0
1
2
3
4
5
6
7
8
9 10
28 29 30 31 32 33 34 35 36 37 38 39
C
Instruction
24-Bit Address
23 22 21
D
3
2
1
0
MSB
Data Out 1
High Impedance
Q
7
6
5
4
3
2
Data Out 2
1
0
7
MSB
AI03748D
1. Address bits A23 to A20 are Don’t Care.
27/57
Downloaded from Elcodis.com electronic components distributor
Instructions
6.7
M25P80
Read Data Bytes at Higher Speed (FAST_READ)
The device is first selected by driving Chip Select (S) Low. The instruction code for the Read
Data Bytes at Higher Speed (FAST_READ) instruction is followed by a 3-byte address (A23A0) and a dummy byte, each bit being latched-in during the rising edge of Serial Clock (C).
Then the memory contents, at that address, is shifted out on Serial Data Output (Q), each
bit being shifted out, at a maximum frequency fC, during the falling edge of Serial Clock (C).
The instruction sequence is shown in Figure 13.
The first byte addressed can be at any location. The address is automatically incremented
to the next higher address after each byte of data is shifted out. The whole memory can,
therefore, be read with a single Read Data Bytes at Higher Speed (FAST_READ)
instruction. When the highest address is reached, the address counter rolls over to
000000h, allowing the read sequence to be continued indefinitely.
The Read Data Bytes at Higher Speed (FAST_READ) instruction is terminated by driving
Chip Select (S) High. Chip Select (S) can be driven High at any time during data output. Any
Read Data Bytes at Higher Speed (FAST_READ) instruction, while an Erase, Program or
Write cycle is in progress, is rejected without having any effects on the cycle that is in
progress.
Figure 13. Read Data Bytes at Higher Speed (FAST_READ) instruction sequence
and data-out sequence
S
0
1
2
3
4
5
6
7
8
9 10
28 29 30 31
C
Instruction
24 BIT ADDRESS
23 22 21
D
3
2
1
0
High Impedance
Q
S
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
C
Dummy Byte
D
7
6
5
4
3
2
1
0
DATA OUT 2
DATA OUT 1
7
Q
MSB
6
5
4
3
2
1
0
7
MSB
6
5
4
3
2
1
0
7
MSB
AI04006
1. Address bits A23 to A20 are Don’t Care.
28/57
Downloaded from Elcodis.com electronic components distributor
M25P80
6.8
Instructions
Page Program (PP)
The Page Program (PP) instruction allows bytes to be programmed in the memory
(changing bits from 1 to 0). Before it can be accepted, a Write Enable (WREN) instruction
must previously have been executed. After the Write Enable (WREN) instruction has been
decoded, the device sets the Write Enable Latch (WEL).
The Page Program (PP) instruction is entered by driving Chip Select (S) Low, followed by
the instruction code, three address bytes and at least one data byte on Serial Data input (D).
If the 8 least significant address bits (A7-A0) are not all zero, all transmitted data that goes
beyond the end of the current page are programmed from the start address of the same
page (from the address whose 8 least significant bits (A7-A0) are all zero). Chip Select (S)
must be driven Low for the entire duration of the sequence.
The instruction sequence is shown in Figure 14.
If more than 256 bytes are sent to the device, previously latched data are discarded and the
last 256 data bytes are guaranteed to be programmed correctly within the same page. If less
than 256 Data bytes are sent to device, they are correctly programmed at the requested
addresses without having any effects on the other bytes of the same page.
For optimized timings, it is recommended to use the Page Program (PP) instruction to
program all consecutive targeted bytes in a single sequence versus using several Page
Program (PP) sequences with each containing only a few bytes (see Table 15: AC
characteristics (75 MHz operation)).
Chip Select (S) must be driven High after the eighth bit of the last data byte has been
latched in, otherwise the Page Program (PP) instruction is not executed.
As soon as Chip Select (S) is driven High, the self-timed Page Program cycle (whose
duration is tPP) is initiated. While the Page Program cycle is in progress, the Status Register
may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress
(WIP) bit is 1 during the self-timed Page Program cycle, and is 0 when it is completed. At
some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is
reset.
A Page Program (PP) instruction applied to a page which is protected by the Block Protect
(BP2, BP1, BP0) bits (see Table 3 and Table 2) is not executed.
29/57
Downloaded from Elcodis.com electronic components distributor
Instructions
M25P80
Figure 14. Page Program (PP) instruction sequence
S
0
1
2
3
4
5
6
7
8
28 29 30 31 32 33 34 35 36 37 38 39
9 10
C
Instruction
24-Bit Address
23 22 21
D
3
2
Data Byte 1
1
0
7
6
5
4
3
2
1
0
MSB
MSB
2078
2079
2077
2076
2075
2074
2073
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
2072
S
1
0
C
Data Byte 2
D
7
6
5
MSB
4
3
2
Data Byte 3
1
0
7
MSB
6
5
4
3
2
Data Byte 256
1
0
7
6
5
4
3
2
MSB
AI04082B
1. Address bits A23 to A20 are Don’t Care.
30/57
Downloaded from Elcodis.com electronic components distributor
M25P80
6.9
Instructions
Sector Erase (SE)
The Sector Erase (SE) instruction sets to 1 (FFh) all bits inside the chosen sector. Before it
can be accepted, a Write Enable (WREN) instruction must previously have been executed.
After the Write Enable (WREN) instruction has been decoded, the device sets the Write
Enable Latch (WEL).
The Sector Erase (SE) instruction is entered by driving Chip Select (S) Low, followed by the
instruction code, and three address bytes on Serial Data Input (D). Any address inside the
Sector (see Table 3) is a valid address for the Sector Erase (SE) instruction. Chip Select (S)
must be driven Low for the entire duration of the sequence.
The instruction sequence is shown in Figure 15.
Chip Select (S) must be driven High after the eighth bit of the last address byte has been
latched in, otherwise the Sector Erase (SE) instruction is not executed. As soon as Chip
Select (S) is driven High, the self-timed Sector Erase cycle (whose duration is tSE) is
initiated. While the Sector Erase cycle is in progress, the Status Register may be read to
check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1
during the self-timed Sector Erase cycle, and is 0 when it is completed. At some unspecified
time before the cycle is completed, the Write Enable Latch (WEL) bit is reset.
A Sector Erase (SE) instruction applied to a page which is protected by the Block Protect
(BP2, BP1, BP0) bits (see Table 3 and Table 2) is not executed.
Figure 15. Sector Erase (SE) instruction sequence
S
0
1
2
3
4
5
6
7
8
9
29 30 31
C
Instruction
D
24 Bit Address
23 22
2
1
0
MSB
AI03751D
1. Address bits A23 to A20 are Don’t Care.
31/57
Downloaded from Elcodis.com electronic components distributor
Instructions
6.10
M25P80
Bulk Erase (BE)
The Bulk Erase (BE) instruction sets all bits to 1 (FFh). Before it can be accepted, a Write
Enable (WREN) instruction must previously have been executed. After the Write Enable
(WREN) instruction has been decoded, the device sets the Write Enable Latch (WEL).
The Bulk Erase (BE) instruction is entered by driving Chip Select (S) Low, followed by the
instruction code on Serial Data Input (D). Chip Select (S) must be driven Low for the entire
duration of the sequence.
The instruction sequence is shown in Figure 16.
Chip Select (S) must be driven High after the eighth bit of the instruction code has been
latched in, otherwise the Bulk Erase instruction is not executed. As soon as Chip Select (S)
is driven High, the self-timed Bulk Erase cycle (whose duration is tBE) is initiated. While the
Bulk Erase cycle is in progress, the Status Register may be read to check the value of the
Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Bulk
Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is
completed, the Write Enable Latch (WEL) bit is reset.
The Bulk Erase (BE) instruction is executed only if all Block Protect (BP2, BP1, BP0) bits
are 0. The Bulk Erase (BE) instruction is ignored if one, or more, sectors are protected.
Figure 16. Bulk Erase (BE) instruction sequence
S
0
1
2
3
4
5
6
7
C
Instruction
D
AI03752D
32/57
Downloaded from Elcodis.com electronic components distributor
M25P80
6.11
Instructions
Deep Power-down (DP)
Executing the Deep Power-down (DP) instruction is the only way to put the device in the
lowest consumption mode (the Deep Power-down mode). It can also be used as an extra
software protection mechanism, while the device is not in active use, since in this mode, the
device ignores all Write, Program and Erase instructions.
Driving Chip Select (S) High deselects the device, and puts the device in the Standby mode
(if there is no internal cycle currently in progress). But this mode is not the Deep Powerdown mode. The Deep Power-down mode can only be entered by executing the Deep
Power-down (DP) instruction, to reduce the standby current (from ICC1 to ICC2, as specified
in Table 14).
Once the device has entered the Deep Power-down mode, all instructions are ignored
except the Release from Deep Power-down and Read Electronic Signature (RES)
instruction. This releases the device from this mode. The Release from Deep Power-down
and Read Electronic Signature (RES) instruction also allows the Electronic Signature of the
device to be output on Serial Data Output (Q).
The Deep Power-down mode automatically stops at Power-down, and the device always
Powers-up in the Standby mode.
The Deep Power-down (DP) instruction is entered by driving Chip Select (S) Low, followed
by the instruction code on Serial Data Input (D). Chip Select (S) must be driven Low for the
entire duration of the sequence.
The instruction sequence is shown in Figure 17.
Chip Select (S) must be driven High after the eighth bit of the instruction code has been
latched in, otherwise the Deep Power-down (DP) instruction is not executed. As soon as
Chip Select (S) is driven High, it requires a delay of tDP before the supply current is reduced
to ICC2 and the Deep Power-down mode is entered.
Any Deep Power-down (DP) instruction, while an Erase, Program or Write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Figure 17. Deep Power-down (DP) instruction sequence
S
0
1
2
3
4
5
6
7
tDP
C
Instruction
D
Stand-by Mode
Deep Power-down Mode
AI03753D
33/57
Downloaded from Elcodis.com electronic components distributor
Instructions
6.12
M25P80
Release from Deep Power-down and Read Electronic
Signature (RES)
Once the device has entered the Deep Power-down mode, all instructions are ignored
except the Release from Deep Power-down and Read Electronic Signature (RES)
instruction. Executing this instruction takes the device out of the Deep Power-down mode.
The instruction can also be used to read, on Serial Data Output (Q), the 8-bit Electronic
Signature, whose value for the M25P80 is 13h.
Please note that this is not the same as, or even a subset of, the JEDEC 16-bit Electronic
Signature that is read by the Read Identifier (RDID) instruction. The old-style Electronic
Signature is supported for reasons of backward compatibility, only, and should not be used
for new designs. New designs should, instead, make use of the JEDEC 16-bit Electronic
Signature, and the Read Identifier (RDID) instruction.
Except while an Erase, Program or Write Status Register cycle is in progress, the Release
from Deep Power-down and Read Electronic Signature (RES) instruction always provides
access to the 8-bit Electronic Signature of the device, and can be applied even if the Deep
Power-down mode has not been entered.
Any Release from Deep Power-down and Read Electronic Signature (RES) instruction while
an Erase, Program or Write Status Register cycle is in progress, is not decoded, and has no
effect on the cycle that is in progress.
The device is first selected by driving Chip Select (S) Low. The instruction code is followed
by 3 dummy bytes, each bit being latched-in on Serial Data Input (D) during the rising edge
of Serial Clock (C). Then, the 8-bit Electronic Signature, stored in the memory, is shifted out
on Serial Data Output (Q), each bit being shifted out during the falling edge of Serial Clock
(C).
The instruction sequence is shown in Figure 18.
The Release from Deep Power-down and Read Electronic Signature (RES) instruction is
terminated by driving Chip Select (S) High after the Electronic Signature has been read at
least once. Sending additional clock cycles on Serial Clock (C), while Chip Select (S) is
driven Low, cause the Electronic Signature to be output repeatedly.
When Chip Select (S) is driven High, the device is put in the Standby Power mode. If the
device was not previously in the Deep Power-down mode, the transition to the Standby
Power mode is immediate. If the device was previously in the Deep Power-down mode,
though, the transition to the Standby Power mode is delayed by tRES2, and Chip Select (S)
must remain High for at least tRES2(max), as specified in Table 15. Once in the Standby
Power mode, the device waits to be selected, so that it can receive, decode and execute
instructions.
Driving Chip Select (S) High after the 8-bit instruction byte has been received by the device,
but before the whole of the 8-bit Electronic Signature has been transmitted for the first time
(as shown in Figure 19), still insures that the device is put into Standby Power mode. If the
device was not previously in the Deep Power-down mode, the transition to the Standby
Power mode is immediate. If the device was previously in the Deep Power-down mode,
though, the transition to the Standby Power mode is delayed by tRES1, and Chip Select (S)
must remain High for at least tRES1(max), as specified in Table 15. Once in the Standby
Power mode, the device waits to be selected, so that it can receive, decode and execute
instructions.
34/57
Downloaded from Elcodis.com electronic components distributor
M25P80
Instructions
Figure 18. Release from Deep Power-down and Read Electronic Signature (RES) instruction
sequence and data-out sequence
S
0
1
2
3
4
5
6
7
8
28 29 30 31 32 33 34 35 36 37 38
9 10
C
Instruction
tRES2
3 Dummy Bytes
23 22 21
D
3
2
1
0
MSB
Electronic Signature Out
High Impedance
7
Q
6
5
4
3
2
1
0
MSB
Deep Power-down Mode
Stand-by Mode
AI04047C
1. The value of the 8-bit Electronic Signature for the M25P80 is 13h.
Figure 19. Release from Deep Power-down (RES) instruction sequence
S
0
1
2
3
4
5
6
7
tRES1
C
Instruction
D
High Impedance
Q
Deep Power-down Mode
Stand-by Mode
AI04078B
35/57
Downloaded from Elcodis.com electronic components distributor
Power-up and Power-down
7
M25P80
Power-up and Power-down
At Power-up and Power-down, the device must not be selected (that is Chip Select (S) must
follow the voltage applied on VCC) until VCC reaches the correct value:
VCC(min) at Power-up, and then for a further delay of tVSL
VSS at Power-down
A safe configuration is provided in Section 3: SPI modes.
To avoid data corruption and inadvertent write operations during Power-up, a Power-On
Reset (POR) circuit is included. The logic inside the device is held reset while VCC is less
than the POR threshold value, VWI – all operations are disabled, and the device does not
respond to any instruction.
Moreover, the device ignores all Write Enable (WREN), Page Program (PP), Sector Erase
(SE), Bulk Erase (BE) and Write Status Register (WRSR) instructions until a time delay of
tPUW has elapsed after the moment that VCC rises above the VWI threshold. However, the
correct operation of the device is not guaranteed if, by this time, VCC is still below VCC(min).
No Write Status Register, Program or Erase instructions should be sent until the later
occurance of:
tPUW after VCC passed the VWI threshold
tVSL after VCC passed the VCC(min) level
These values are specified in Table 8.
If the delay, tVSL, has elapsed, after VCC has risen above VCC(min), the device can be
selected for READ instructions even if the tPUW delay is not yet fully elapsed.
At Power-up, the device is in the following state:
The device is in the Standby mode (not the Deep Power-down mode).
The Write Enable Latch (WEL) bit is reset.
The Write In Progress (WIP) bit is reset.
Normal precautions must be taken for supply rail decoupling, to stabilize the VCC feed. Each
device in a system should have the VCC rail decoupled by a suitable capacitor close to the
package pins. (Generally, this capacitor is of the order of 100 nF.)
At Power-down, when VCC drops from the operating voltage, to below the Power On Reset
(POR) threshold value, VWI, all operations are disabled and the device does not respond to
any instruction. (The designer needs to be aware that if a Power-down occurs while a Write,
Program or Erase cycle is in progress, some data corruption can result.)
36/57
Downloaded from Elcodis.com electronic components distributor
M25P80
Power-up and Power-down
Figure 20. Power-up timing
VCC
VCC(max)
Program, Erase and Write commands are Rejected by the device
Chip selection Not Allowed
VCC(min)
tVSL
Reset State
of the
device
Read Access allowed
Device fully
accessible
VWI
tPUW
time
AI04009C
Table 8.
Power-up timing and VWI threshold
Symbol
Parameter
Min.
Max.
Unit
tVSL(1)
VCC(min) to S low
10
tPUW(1)
Time delay to Write instruction
1
10
ms
VWI(1)
Write Inhibit voltage
1
2.1
V
µs
1. These parameters are characterized only.
37/57
Downloaded from Elcodis.com electronic components distributor
Initial delivery state
8
M25P80
Initial delivery state
The device is delivered with the memory array erased: all bits are set to 1 (each byte
contains FFh). The Status Register contains 00h (all Status Register bits are 0).
9
Maximum rating
Stressing the device above the rating listed in the absolute maximum ratings table may
cause permanent damage to the device. These are stress ratings only and operation of the
device at these or any other conditions above those indicated in the operating sections of
this specification is not implied. Exposure to absolute maximum rating conditions for
extended periods may affect device reliability. Refer also to the Numonyx SURE Program
and other relevant quality documents.
Table 9.
Absolute maximum ratings
Symbol
TSTG
TLEAD
Parameter
Storage temperature
Lead temperature during soldering
VIO
Input and output voltage (with respect to ground)
VCC
Supply voltage
VESD
Electrostatic discharge voltage (Human Body model)
Min.
Max.
Unit
–65
150
°C
—
(2)
see
(1)
–0.6
VCC + 0.6
V
–0.6
4.0
V
–2000
2000
V
1. Compliant with JEDEC Std J-STD-020C (for small body, Sn-Pb or Pb assembly), the Numonyx RoHS
compliant 7191395 specification, and the European directive on Restrictions on Hazardous Substances
(RoHS) 2002/95/EU.
2. JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 Ω, R2=500 Ω)
38/57
Downloaded from Elcodis.com electronic components distributor
°C
M25P80
10
DC and AC parameters
DC and AC parameters
This section summarizes the operating and measurement conditions, and the DC and AC
characteristics of the device. The parameters in the DC and AC Characteristic tables that
follow are derived from tests performed under the Measurement Conditions summarized in
the relevant tables. Designers should check that the operating conditions in their circuit
match the measurement conditions when relying on the quoted parameters.
Table 10.
Operating conditions
Symbol
VCC
TA
Table 11.
Parameter
Min.
Max.
Unit
2.7
3.6
V
grade 3
–40
125
°C
grade 6
–40
85
°C
Supply voltage
Ambient operating temperature
Data retention and endurance
Parameter
Condition
Min.
Max.
Unit
Program/Erase Cycles
Grade 3, Autograde 6,
Grade 6
100,000
Cycles per Sector
Data Retention
at 55°C
20
years
Table 12.
AC measurement conditions
Symbol
CL
Parameter
Min.
Load capacitance
Max.
30
Input rise and fall times
Unit
pF
5
ns
Input pulse voltages
0.2VCC to 0.8VCC
V
Input timing reference voltages
0.3VCC to 0.7VCC
V
VCC / 2
V
Output timing reference voltages
1. Output Hi-Z is defined as the point where data out is no longer driven.
Figure 21. AC measurement I/O waveform
Input Levels
Input and Output
Timing Reference Levels
0.8VCC
0.7VCC
0.5VCC
0.3VCC
0.2VCC
AI07455
Table 13.
Capacitance(1)
Symbol
Parameter
COUT
Output capacitance (Q)
CIN
Input capacitance (other pins)
Test condition
Min.
Max.
Unit
VOUT = 0 V
—
8
pF
VIN = 0 V
—
6
pF
1. Sampled only, not 100% tested, at TA = 25 °C and a frequency of 20 MHz.
39/57
Downloaded from Elcodis.com electronic components distributor
DC and AC parameters
Table 14.
Symbol
M25P80
DC characteristics
Test condition (in addition
to those in Table 10)
Parameter
Min.
Max.
Unit
ILI
Input leakage current
—
—
±2
µA
ILO
Output leakage current
—
—
±2
µA
—
50
ICC1
Standby current
—
100
—
10
ICC2
Deep Power-down current
—
100
Grade 6
Grade 3
S = VCC, VIN = VSS or VCC
Grade 6
ICC3
Grade 3
S = VCC, VIN = VSS or VCC
µA
µA
—
C = 0.1VCC / 0.9.VCC at
75 MHz, Q = open
—
8
mA
—
C = 0.1VCC / 0.9.VCC at
33 MHz, Q = open
—
4
mA
Operating current (READ)
ICC4
Operating current (PP)
—
S = VCC
—
15
mA
ICC5
Operating current (WRSR)
—
S = VCC
—
15
mA
ICC6
Operating current (SE)
—
S = VCC
—
15
mA
ICC7
Operating current (BE)
—
S = VCC
—
15
mA
VIL
Input low voltage
—
—
–0.5
0.3VCC
V
VIH
Input high voltage
—
—
0.7VCC
VCC + 0.4
V
VOL
Output low voltage
—
IOL = 1.6 mA
0.4
V
VOH
Output high voltage
—
IOH = –100 µA
—
V
40/57
Downloaded from Elcodis.com electronic components distributor
VCC – 0.2
M25P80
Table 15.
DC and AC parameters
AC characteristics (75 MHz operation)
75 MHz available only for products made in 110 nm technology,
Test conditions specified in Table 10 and Table 12
Unit
—
75
MHz
DC
—
33
MHz
Alt.
Parameter
Min.
fC
fC
Clock frequency for the following instructions:
FAST_READ, PP, SE, BE, DP, RES, WREN, WRDI,
RDID, RDSR, WRSR
DC
Clock frequency for READ instructions
fR
Typ.(1)
Max.
Symbol
(2)
tCLH
Clock High time
6
—
ns
tCL(2)
tCLL
Clock Low time
6
—
ns
0.1
—
V/ns
0.1
—
V/ns
S active setup time (relative to C)
5
—
ns
S not active hold time (relative to C)
5
—
ns
tCH
Clock Rise time(4) (peak to peak)
tCLCH(3)
tCHCL
(3)
(3)
tSLCH
Clock Fall time
tCSS
tCHSL
(peak to peak)
tDVCH
tDSU
Data In setup time
2
—
ns
tCHDX
tDH
Data In hold time
5
—
ns
tCHSH
S active hold time (relative to C)
5
—
ns
tSHCH
S not active setup time (relative to C)
5
—
ns
100
—
ns
tSHSL
tSHQZ
(3)
tCSH
S deselect time
tDIS
Output disable time
—
—
8
ns
Clock Low to Output Valid under 30 pF
—
—
8
ns
Clock Low to Output Valid under 10 pF
—
—
6
ns
tCLQV
tV
tCLQX
tHO
Output hold time
0
—
ns
tHLCH
HOLD setup time (relative to C)
5
—
ns
tCHHH
HOLD hold time (relative to C)
5
—
ns
tHHCH
HOLD setup time (relative to C)
5
—
ns
tCHHL
HOLD hold time (relative to C)
5
—
ns
(3)
tLZ
HOLD to Output Low-Z
—
8
ns
tHLQZ(3)
tHZ
HOLD to Output High-Z
—
8
ns
tHHQX
tWHSL(5)
tSHWL
(5)
Write Protect setup time
20
—
ns
Write Protect hold time
100
—
ns
—
—
3
μs
tRES1(3)
S High to Standby mode without Electronic Signature
—
Read
—
3
μs
tRES2(3)
S High to Standby mode with Electronic Signature
Read
—
1.8
μs
tDP(3)
S High to Deep Power-down mode
—
41/57
Downloaded from Elcodis.com electronic components distributor
DC and AC parameters
Table 15.
M25P80
AC characteristics (75 MHz operation) (continued)
75 MHz available only for products made in 110 nm technology,
Test conditions specified in Table 10 and Table 12
Symbol
tW
tPP (6)
Alt.
Parameter
Min.
Typ.(1)
Max.
Unit
15
ms
5
ms
Write Status Register cycle time
—
1.3
Page Program cycle time (256 byte)
—
0.64
Page Program cycle time (n bytes, where n = 1 to 4) —
0.01
Page Program cycle time (n bytes, where n = 5 to
256)
—
tSE
Sector erase cycle time
—
0.6
3
s
tBE
Bulk erase cycle time
—
8
20
s
(7)
int(n/8) × 0.02
1. Typical values given for TA = 25°C.
2. tCH + tCL must be greater than or equal to 1/ fC
3. Value guaranteed by characterization, not 100% tested in production.
4. Expressed as a slew-rate.
5. Only applicable as a constraint for a WRSR instruction when SRWD is set at 1.
6. When using the Page Program (PP) instruction to program consecutive bytes, optimized timings are obtained with one
sequence including all the bytes versus several sequences of only a few bytes. (1 ≤ n ≤ 256)
7. int(A) corresponds to the upper integer part of A. E.g. int(12/8) = 2, int(32/8) = 4 int(15.3) =16.
42/57
Downloaded from Elcodis.com electronic components distributor
M25P80
Table 16.
DC and AC parameters
AC characteristics (25 MHz operation)
Test conditions specified in Table 10 and Table 12
Symbol
Alt.
Parameter
Min.
fC
fC
Clock frequency for the following instructions:
FAST_READ, PP, SE, BE, DP, RES, WREN,
WRDI, RDSR, WRSR
DC
Clock frequency for READ instructions
fR
Typ.
Max.
Unit
—
25
MHz
DC
—
20
MHz
tCH(1)
tCLH
Clock high time
18
—
—
ns
tCL(1)
tCLL
Clock low time
18
—
—
ns
0.1
—
—
V/ns
0.1
—
—
V/ns
S active setup time (relative to C)
10
—
—
ns
S not active hold time (relative to C)
10
—
—
ns
tCLCH(2)
Clock rise
tCHCL(2)
tSLCH
Clock fall
tCSS
tCHSL
time(3)
time(3)
(peak to peak)
(peak to peak)
tDVCH
tDSU
Data in setup time
5
—
—
ns
tCHDX
tDH
Data in hold time
5
—
—
ns
tCHSH
S active hold time (relative to C)
10
—
—
ns
tSHCH
S not active setup time (relative to C)
10
—
—
ns
100
—
—
ns
tSHSL
tCSH
S deselect time
tSHQZ(2)
tDIS
Output disable time
—
—
15
ns
tCLQV
tV
Clock low to output valid
—
—
15
ns
tCLQX
tHO
Output hold time
0
—
—
ns
tHLCH
HOLD setup time (relative to C)
10
—
—
ns
tCHHH
HOLD hold time (relative to C)
10
—
—
ns
tHHCH
HOLD setup time (relative to C)
10
—
—
ns
tCHHL
HOLD hold time (relative to C)
10
—
—
ns
tHHQX(2)
tLZ
HOLD to Output low-Z
—
15
ns
(2)
tHZ
HOLD to Output high-Z
—
20
ns
tHLQZ
tWHSL(4)
Write Protect setup time
20
—
—
ns
tSHWL(4)
Write Protect hold time
100
—
—
ns
tDP(2)
S High to Deep Power-down mode
—
—
3
µs
tRES1(2)
S High to Standby mode without Electronic
Signature Read
—
—
3
µs
tRES2(2)
S High to Standby mode with Electronic
Signature Read
—
—
1.8
µs
Write Status Register cycle time
—
15
ms
tW
1.5
1. tCH + tCL must be greater than or equal to 1/ fC
2. Value guaranteed by characterization, not 100% tested in production.
3. Expressed as a slew-rate.
4. Only applicable as a constraint for a WRSR instruction when SRWD is set at 1.
43/57
Downloaded from Elcodis.com electronic components distributor
DC and AC parameters
M25P80
Figure 22. Serial input timing
tSHSL
S
tCHSL
tSLCH
tCHSH
tSHCH
C
tDVCH
tCHCL
tCHDX
MSB IN
D
Q
tCLCH
LSB IN
High Impedance
AI01447C
Figure 23. Write Protect setup and hold timing during WRSR when SRWD = 1
W
tSHWL
tWHSL
S
C
D
High Impedance
Q
AI07439
44/57
Downloaded from Elcodis.com electronic components distributor
M25P80
DC and AC parameters
Figure 24. Hold timing
S
tHLCH
tCHHL
tHHCH
C
tCHHH
tHLQZ
tHHQX
Q
D
HOLD
AI02032
Figure 25. Output timing
S
tCH
C
tCLQV
tCLQX
tCLQV
tCL
tSHQZ
tCLQX
LSB OUT
Q
tQLQH
tQHQL
D
ADDR.
LSB IN
AI01449e
45/57
Downloaded from Elcodis.com electronic components distributor
Package mechanical
11
M25P80
Package mechanical
Figure 26. VFQFPN8 (MLP8) 8-lead Very thin Fine Pitch Quad Flat Package No lead,
6 × 5 mm, package outline
A
D
aaa C A
R1
D1
E1
E2
e
bbb
E
M C A B
B
2x
b
aaa C B
0.10 C B
D2
θ
0.10 C A
L
A2
ddd
A
C
A1 A3
70-ME
1. Drawing is not to scale.
2. The circle in the top view of the package indicates the position of pin 1.
Table 17.
VFQFPN8 (MLP8) 8-lead Very thin Fine Pitch Quad Flat Package No lead,
6 × 5 mm, package mechanical data
millimeters
inches
Symbol
A
Typ
Min
Max
Typ
Min
Max
0.85
0.80
1.00
0.0335
0.0315
0.0394
A1
—
A2
0.65
—
0.00
—
0.05
0.0256
—
—
A3
0.20
—
—
0.0079
—
—
b
0.40
0.35
—
0.48
0.0000
0.0157
0.0020
0.0138
0.0189
D
6.00
—
—
0.2362
—
—
D1
5.75
—
—
0.2264
—
—
D2
3.40
3.20
3.60
0.1339
0.1260
0.1417
E
5.00
—
—
0.1969
—
—
E1
4.75
—
—
0.1870
—
—
E2
4.00
3.80
4.30
–
e
1.27
–
R1
0.10
0.00
L
0.60
0.50
0.1575
0.75
0.1496
0.1693
0.0500
–
—
0.0039
0.0000
—
0.0236
0.0197
0.0295
Θ
—
—
12°
—
—
12°
aaa
—
—
0.15
—
—
0.0059
bbb
—
—
0.10
—
—
0.0039
ddd
—
—
0.05
—
—
0.0020
46/57
Downloaded from Elcodis.com electronic components distributor
M25P80
Package mechanical
Figure 27. SO8 wide – 8 lead Plastic Small Outline, 208 mils body width, package
outline
A2
A
c
b
CP
e
D
N
E E1
1
A1
k
L
6L_ME
1. Drawing is not to scale.
2. The ‘1’ that appears in the top view of the package shows the position of pin 1.
Table 18.
SO8 wide – 8 lead Plastic Small Outline, 208 mils body width,
package mechanical data
millimeters
inches
Symbol
Typ
Min
Max
Typ
Min
Max
A
—
—
2.50
—
—
0.098
A1
—
0.00
0.25
—
0.000
0.010
—
0.059
0.079
A2
—
1.51
2.00
b
0.40
0.35
0.51
0.016
0.014
0.020
c
0.20
0.10
0.35
0.008
0.004
0.014
CP
—
—
0.10
—
—
0.004
D
—
—
6.05
—
—
0.238
E
—
5.02
6.22
—
0.198
0.245
E1
—
7.62
8.89
—
0.300
0.350
—
—
—
—
e
1.27
0.050
k
—
0°
10°
—
0°
10°
L
—
0.50
0.80
—
0.020
0.031
N
8
8
47/57
Downloaded from Elcodis.com electronic components distributor
Package mechanical
M25P80
Figure 28. SO8N – 8 lead Plastic Small Outline, 150 mils body width, package outline
h x 45˚
A2
A
c
ccc
b
e
0.25 mm
GAUGE PLANE
D
k
8
E1
E
1
L
A1
L1
SO-A
1. Package is not to scale.
Table 19.
SO8N – 8 lead Plastic Small Outline, 150 mils body width, package
mechanical data
millimeters
inches
Symbol
Typ
Min
Max
A
—
A1
—
0.10
A2
—
1.25
b
—
0.28
0.48
c
—
0.17
ccc
—
Typ
1.75
—
0.25
—
Min
Max
0.069
0.004
0.010
0.049
—
—
0.011
0.019
0.23
—
0.007
0.009
—
0.10
—
—
0.004
—
—
D
4.90
4.80
5.00
0.193
0.189
0.197
E
6.00
5.80
6.20
0.236
0.228
0.244
E1
3.90
3.80
4.00
0.154
0.150
0.157
e
1.27
—
0.050
—
—
—
h
—
0.25
0.50
—
0.010
0.020
k
—
0°
8°
—
0°
8°
L
—
0.40
1.27
—
0.016
0.050
L1
1.04
48/57
Downloaded from Elcodis.com electronic components distributor
—
—
0.041
—
—
M25P80
Package mechanical
Figure 29. PDIP8 – 8 lead Plastic Small Outline, 300 mils body width, package
outline
E
b2
A2
A1
b
A
L
c
e
eA
eB
D
8
E1
1
PDIP-B
1. Package is not to scale.
Table 20.
PDIP8 – 8 lead Plastic Small Outline, 300 mils body width, package
mechanical data
millimeters
inches
Symbol
Typ
A
—
A1
0.50
A2
3.10
b
Min
Max
—
4.80
—
Typ
—
Min
Max
—
0.188
—
0.019
—
—
3.30
3.50
0.122
0.129
0.137
0.38
—
0.55
0.014
—
0.021
b2
1.47
1.52
1.57
0.057
0.059
0.061
c
0.21
—
0.35
0.008
—
0.013
D
9.10
9.20
9.30
0.358
0.362
0.366
E
7.62
7.87
8.25
0.300
0.309
0.324
E1
6.25
6.35
6.45
0.246
0.250
0.253
e
—
2.54
—
—
0.100
—
eA
—
7.62
—
—
0.300
—
eB
7.62
8.80
10.90
0.300
0.346
0.429
L
2.92
3.30
3.81
0.114
0.122
0.150
49/57
Downloaded from Elcodis.com electronic components distributor
Package mechanical
M25P80
Figure 30. UFDFPN (MLP8) 8-lead ultra thin fine pitch dual flat package no lead, 4X3
mm package mechanical data
1. Drawing is not to scale.
50/57
Downloaded from Elcodis.com electronic components distributor
M25P80
Package mechanical
Table 21.
UFDFPN (MLP8) 8-lead ultra thin fine pitch dual flat package no lead, 4X3
mm package mechanical data(1)
Databook (mm)
Drawing (mm)
Symbol
Typ
Min
Max
Typ
Min
Max
A
0.55
0.45
0.60
0.55
0.45
0.60
A1
0.02
0.00
0.05
0.02
0.00
0.05
A3
—
0.127
0.15
—
0.127
0.15
θ
—
0°
12°
—
0°
12°
D2
0.80
0.70
0.90
0.80
0.70
0.90
E2
0.20
0.10
0.30
0.20
0.10
0.30
e
0.80
—
—
0.80
—
—
N(2)
8
—
—
8
—
—
(3)
4
—
—
4
—
—
b(4)
0.30
0.25
0.35
0.30
0.25
0.35
L
0.60
0.55
0.65
0.60
0.55
0.65
D
4.00
3.90
4.10
4.00
3.90
4.10
E
3.00
2.90
3.10
3.00
2.90
3.10
ND
1. Maximum package warpage is 0.05 mm; maximum allowable burrs is 0.076 mm in all directions; and
bilateral coplanarity zone applies to the exposed heat sink slug as well as the terminals.N is the total
number of terminals.
2. N is the total number of terminals.
3. ND refers to the number of terminals on D side.
4. Dimension b applies to metallized terminal and is measured between 0.15 and 0.30mm From terminal tip.
if the terminal has the optional radius on the other end of the terminal, The dimension b should not be
measured in that radius area.
51/57
Downloaded from Elcodis.com electronic components distributor
Ordering Information, Standard Parts
12
M25P80
Ordering Information, Standard Parts
For available options (speed, package, etc.) or for further information on a this device or
when ordering parts operating at 75 MHz and 0.11 µm process, please contact your nearest
Numonyx Sales Office.
Table 22.
Ordering information scheme
Example:
M25P80
–
V MW 6
T
P
Device type
M25P = Serial Flash memory for Code Storage
Device function
80 = 8 Mbit (1 Mbit × 8)
Security features(1)
– = no extra security
S– = CFD programmed with UID
Operating voltage
V = VCC = 2.7 V to 3.6 V
Package
MW = SO8W (208 mils width)
MN = SO8N (150 mils width)(2)
MP = VDFPN8 (MLP8)
BA = PDIP8 (300 mils width)
MC = UFDFPN8 (MLP8), 4 x 3 mm
Temperature range
6 = Industrial temperature range, –40 to 85 °C.
Device tested with standard test flow
3(3) = Automotive temperature range, –40 to 125 °C.
Device tested with High Reliability Certified Flow.
Option
blank = Standard packing (Tube for SO8N, SO8W, and PDIP
packages; Tray for MLP packages)
T = Tape and Reel Packing
Plating technology
P or G = RoHs compliant
1. Secure options are available upon customer request.
2. Package only available for products in the 110 nm process.
3. Device Grade 3 available in an SO8 RoHS compliant package.
Note:
Numonyx strongly recommends the use of the Automotive Grade devices (Auto Grade 6
and 3) in an automotive envirnoment. The high reliability certified flow (HRCF) is described
in the quality note QNEE9801. Please ask your Numonyx sales office for a copy.
The category of second Level Interconnect is marked on the package and on the inner box
label, in compliance with JEDEC Standard JESD97. The maximum ratings related to
soldering conditions are also marked on the inner box label.
52/57
Downloaded from Elcodis.com electronic components distributor
M25P80
Ordering Information, Automotive Parts
13
Ordering Information, Automotive Parts
Table 23.
Ordering information scheme
Example:
M25P80
–
V MW
6
T
P
B
A
Device type
M25P = Serial Flash memory for Code Storage
Device function
80 = 8 Mbit (1 Mbit × 8)
Security features
– = no extra security(1)
Operating voltage
V = VCC = 2.7 V to 3.6 V
Package
MN = SO8N (150 mils width)
MP = VFDFPN8 6 x 5 mm (MLP8)
Device Grade
6 = Industrial temperature range, –40 to 85 °C.
Device tested with High Reliability Certified flow
3 = Automotive temperature range, –40 to 125 °C.
Device tested with High Reliability Certified Flow.(2)
Option
blank = Standard packing
T = Tape and Reel Packing
Plating technology
P(3) or G = RoHs compliant
Lithography
B = 110nm, Fab.2 Diffusion Plant
Automotive Grade
A = Automotive –40 °C to 85 °C part (Device tested with
high reliability certified flow.(2)
Blank = Standard –40 °C to 85 °C device.
1. Security options are available upon customer request.
2. Device grade 3 available in an SO8 RoHS compliant package.
3. Available only for Automotive product.
Note:
Numonyx strongly recommends the use of the Automotive Grade devices (Auto Grade 6
and 3) in an automotive envirnoment. The high reliability certified flow (HRCF) is described
in the quality note QNEE9801. Please ask your Numonyx sales office for a copy.
53/57
Downloaded from Elcodis.com electronic components distributor
Revision history
14
M25P80
Revision history
Table 24.
Date
Document revision history
Revision
Changes
24-Apr-2002
1.0
Document released as a Product Preview data sheet
Clarification of descriptions of entering Standby Power mode from Deep
Power-down mode, and of terminating an instruction sequence or data-out
sequence.
27-Sep-2002
1.1
VFQFPN8 package (MLP8) added. Order code (MW) corrected on page 1
for SO8 package. Document promoted to Preliminary Data.
1.2
Typical Page Program time improved. Write Protect setup and hold times
specified, for applications that switch Write Protect to exit the Hardware
Protection mode immediately before a WRSR, and to enter the Hardware
Protection mode again immediately after.
24-Oct-2003
2.0
Table of contents, warning about exposed paddle on MLP8, and Pb-free
options added.
40MHz AC Characteristics table included as well as 25MHz. Change of
naming for VDFPN8 package. Document promoted to full datasheet
24-Nov-2003
2.1
Improvement to description of reading the 8-bit electronic signature.
21-Apr-2004
3.0
SO16 package added. SO8W package removed. Soldering temperature
information clarified for RoHS compliant devices. Device Grade clarified
07-May-2004
4.0
Automotive range added
18-May-2004
5.0
SO8W package re-instated, but under limited availability
05-Aug-2004
6.0
Data-retention measurement temperature corrected. Details of how to find
the date of marking added.
01-Aug-2005
7.0
Updated Page Program (PP) instructions in Page Programming, Page
Program (PP), Instruction times and Instruction Times (Device Grade 3).
8.0
SO16 package removed. All packages are RoHS compliant. MLP8
package renamed as VFQFPN8. Plating technology clarified in Table 22:
Ordering information scheme. VFQFPN silhouette modified (see
silhouette on page 1). tSHQZ timing modified in Figure 25: Output timing.
13-Apr-2006
9
Device grade 3 specifications removed from datasheet. Data retention
conditions changed in Table 11: Data retention and endurance.
Figure 3: Bus Master and memory devices on the SPI bus modified and
Note 2 added.
Note 2 added below Figure 26 and Note 2 added below Figure 27.
Note on SO8 package removed below Table 22: Ordering information
scheme.
20-Jul-2006
10
SO8N package added (see Figure 28 and Table 19).
13-Dec-2002
20-Oct-2005
54/57
Downloaded from Elcodis.com electronic components distributor
M25P80
Revision history
Table 24.
Date
Document revision history
Revision
Changes
22-Sep-2006
11
Endurance and data retention information added to Features.
50 MHz frequency added, Read Identification (RDID) instruction added,
Instruction times table removed, data appended to Table 15: AC
characteristics (40 MHz operation, Grade 6) and Table 16. AC
characteristics (25MHz operation). Typical tW, tSE and tPP values modified
in Table 15: AC characteristics (40 MHz operation, Grade 6) and Note 1
added.
VFQFPN8 package specifications updated (see Table 17). Small text
changes. Process Technology information added to part numbering (see
Table 22: Ordering information scheme).
12-Oct-2006
12
VIO max changed in Table 9: Absolute maximum ratings.
Data in Table 15: AC characteristics (75 MHz operation) are preliminary
data. tBE typ and fR modified in Table 15.
15-Dec-2006
13
Small text changes. Hardware Write protection added to Features.
VCC supply voltage and VSS ground added. Figure 3: Bus Master and
memory devices on the SPI bus updated, Note 2 removed and replaced
by an explanatory paragraph.
Behavior of WIP bit specified at Power-up in Section 7: Power-up and
Power-down.
TLEAD added to Table 9: Absolute maximum ratings.
SO8W and VFQFPN8 package specifications updated (see Section 11:
Package mechanical). Revised Table 22: Ordering information scheme.
09-Jan-2007
14
Temperature grade 3 added (available in products delivered in the SO8N
package only).
15-Jun-2007
15
Read Identification instruction modified in Section 6.3: Read Identification
(RDID).
Inserted UID and CFI content columns in Table 5: Read Identification
(RDID) data-out sequence.
Modified Data bytes for RDID instruction in Table 4: Instruction set.
Modified Q signal in Figure 9: Read Identification (RDID) instruction
sequence and data-out sequence.
Modified Test condition and maximum value for ICC3 in Table 14: DC
characteristics.
Table 15: AC characteristics (40 MHz operation, Grade 6) removed.
Modified the maximum value for fC in Table 15: AC characteristics
(75 MHz operation).
10-Dec-2007
16
Applied Numonyx branding.
3-July 2008
17
Added a reference to customer’s ability to request dedicated part number
in Section 6.3: Read Identification (RDID) on page 21.
Moved specifications in “max” column to “min” column and changed the
“min” for grade 3 to 10,000 in Table 11: Data retention and endurance on
page 39.
Deleted “grade 6” reference in Table 15: AC characteristics (75 MHz
operation) on page 41.
Deleted “grade 3” reference and “preliminary note” in Table 16: AC
characteristics (25 MHz operation) on page 43.
Revised Section 12: Ordering Information, Standard Parts on page 52.
5-Dec-2008
18
Added the PDIP8 (BA), 300 mils width package information.
55/57
Downloaded from Elcodis.com electronic components distributor
Revision history
Table 24.
Date
M25P80
Document revision history
Revision
Changes
19
Made the followng changes:
added a bullet to cover page, stating "Automotive Certified Parts
Available"
Revised part numbering, including automotive note.
Revised Table 11.: Data retention and endurance.
Revised Table 14.: DC characteristics as follows: C = 0.1VCC / 0.9.VCC at
20 MHz, Q = open changed to C = 0.1VCC / 0.9.VCC at 33 MHz, Q =
open.
Revised Table 15.: AC characteristics (75 MHz operation) to delete the
sentence "identified with process digit '4'(1)".
3-August2009
20
Made the following changes to:
Table 8.: Power-up timing and VWI threshold
– vWI max value from 2.0 to 2.1 V
Table 14.: DC characteristics
– ICC3 max value from 12 mA to 8 mA
Table 15.: AC characteristics (75 MHz operation):
– tCH min value from 11 to 6
– tCL min value from 11 to 6
– tSHQZ max value from 9 to 8
– tCLQV is divided into 30 pF (max value of 8) and 10 pF (max value of 6)
– tHHQX max value from 9 to 8
– tHLQZ max value from 9 to 8
Made the following changes to the order information table:
– Under “Security Features”, replaced “S” with “S–”
– Under “Option”, added “Standard packing (Tube for SO8N, SO8W and
PDIP packages; Tray for MLP packages)”
Table 16.: AC characteristics (25 MHz operation)
– Removed tPP, tSE, and tBE
– Removed table notes associated with tPP, tSE, and tBE.
2-Feb-2010
21
Made minor text revisions.
23-Feb-2010
22
Added the following package information:
Figure 30.: UFDFPN (MLP8) 8-lead ultra thin fine pitch dual flat package
no lead, 4X3 mm package mechanical data
14-April2010
23
Corrected package nomenclature.
19-Feb-2009
56/57
Downloaded from Elcodis.com electronic components distributor
M25P80
Please Read Carefully:
INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH NUMONYX™ PRODUCTS. NO LICENSE, EXPRESS OR
IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT
AS PROVIDED IN NUMONYX'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NUMONYX ASSUMES NO LIABILITY
WHATSOEVER, AND NUMONYX DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF
NUMONYX PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE,
MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
Numonyx products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility
applications.
Numonyx may make changes to specifications and product descriptions at any time, without notice.
Numonyx, B.V. may have patents or pending patent applications, trademarks, copyrights, or other intellectual property rights that relate to the
presented subject matter. The furnishing of documents and other materials and information does not provide any license, express or implied,
by estoppel or otherwise, to any such patents, trademarks, copyrights, or other intellectual property rights.
Designers must not rely on the absence or characteristics of any features or instructions marked “reserved” or “undefined.” Numonyx reserves
these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.
Contact your local Numonyx sales office or your distributor to obtain the latest specifications and before placing your product order.
Copies of documents which have an order number and are referenced in this document, or other Numonyx literature may be obtained by
visiting Numonyx's website at http://www.numonyx.com.
Numonyx StrataFlash® and Numonyx® Forté™ Serial Flash Memory are trademarks or registered trademarks of Numonyx or its subsidiaries
in the United States and other countries.
*Other names and brands may be claimed as the property of others.
Copyright © 2010, Numonyx, B.V., All Rights Reserved.
57/57
Downloaded from Elcodis.com electronic components distributor